

Listen™ VL130 Datasheet Preliminary





## **About Documentation**

| Document Title | VL130 Datasheet |
|----------------|-----------------|
| No.            | 202501140001    |
| File Name      | VL130 Datasheet |
| Classification | Controlled      |
| Date           | 2025/1/14       |
| Revision       | V3.2.0          |
| Reference      |                 |

WWW.PIMIC.AI 1 of 20



## **Contents**

| Abou         | t Documentation                                           | 1  |
|--------------|-----------------------------------------------------------|----|
| 1 In         | troduction                                                | 6  |
| 1.1          | General Description                                       | 6  |
| 1.2          | Features                                                  | ĥ  |
|              | Applications                                              |    |
| 1.3          | Applications                                              | b  |
| 2 Sy         | ystem Architecture                                        | 7  |
|              |                                                           |    |
| 2.1          | Block Diagram                                             | /  |
| 3 Sı         | mart Microphone Application System                        | 8  |
|              |                                                           |    |
| 4 D          | C Electrical Characteristics                              | 9  |
| <i>(</i> . 1 | Absolute Maximum Ratings                                  | 0  |
| 4.1          |                                                           |    |
| 4.2          | Recommended Operating Conditions                          |    |
| 4.3          | Digital I/O Specifications                                | 10 |
| <b>Ε</b> Λ:  | C Electrical Characteristics                              |    |
| 5 A          | C Electrical Characteristics                              | 11 |
| 5.1          | Clock Timing                                              | 11 |
| 5.2          | Voice Activity Detection (VAD) and Keyword Al Inferencing | 11 |
|              |                                                           |    |
| 6 Pi         | n and Signal Description                                  | 12 |
| 6.1          | Pin Diagram                                               | 12 |
| 6.2          | Pin List                                                  | 10 |
| 6.2          |                                                           |    |
| 6.2          |                                                           |    |
| 6.2          | 2.3 WAKE                                                  | 13 |
| 6.2          | 2.4 CLK_IN                                                | 13 |
| 6.2          | 2.5 RSTN                                                  | 13 |
| 6.2          | 2.6 I2C_SDA/I2C_SCL                                       | 13 |
| 7 4          | nala w Mianambana Insasta                                 | 10 |
| 7 A          | nalog Microphone Inputs                                   | Ib |



| 8 M  | echanical Information                 | 17 |
|------|---------------------------------------|----|
| 8.1  | DFN12 Package Dimensions              | 17 |
| 8.2  | DFN12 Solder Pad Pitch and Dimensions | 17 |
| 9 Re | eference Design                       | 18 |
| 9.1  | Signal-ended Output Analog Microphone | 18 |
| 9.2  | Differential Output Analog Microphone | 19 |
|      |                                       |    |



# **List of Figures**

| Figure 1: VL130 Block Diagram                    | 7  |
|--------------------------------------------------|----|
|                                                  |    |
| Figure 2: Microphone Input Block Diagram         | 0  |
| Figure 3: VAD and Keyword Al Inferencing Timing  | 11 |
| Figure 4: DFN12 Pin Diagram                      | 12 |
| Figure 5: I2C Interface Signaling                | 14 |
| Figure 6: Microphone Input Block Diagram         | 16 |
| Figure 7: DFN12 Package Outline                  | 17 |
| Figure 8: DFN12 Solder Pad Pitch and Dimensions  | 17 |
| Figure 9: Single-ended Output Analog Microphone  | 18 |
| Figure 10: Differential Output Analog Microphone | 19 |



## **List of Tables**

| Table 1: Absolute Maximum Ratings                                       | ٠. ٤ |
|-------------------------------------------------------------------------|------|
| Table 2: Power Supply Domains                                           | 9    |
| Table 3: Operating Temperature Ranges                                   |      |
| Table 4: Digital I/O Specifications @ typical conditions 1.8V, 25 deg C |      |
| Table 5: VL130 Pin Definitions                                          | .12  |



#### 1 Introduction

#### 1.1 General Description

VL130 is an advanced AI Keyword Spotting (KWS) SoC designed with next-generation processing-in-memory (PIM) technology. This breakthrough AI architecture offers significant enhancements in compute and power efficiency.

VL130 achieves remarkable power savings. The chip consumes 20uA as it listens for human voice and consumes less than 50uA running Al inferencing directly on an analog microphone output. This impressive power efficiency allows VL130 to perform Al KWS for years using just a coin-cell battery.

Overall, VL130's breakthrough PIM technology provides a significant advancement in power efficiency, enabling always-on, continuous, and reliable voice and time-series Al inferencing for diverse industrial and consumer edge device applications.

#### 1.2 Features

- One wake word & 30 keywords detections
- Always-ON running for speech detection & recognition
- Power consumption of 20uA for always-listen and <50uA when inferencing for keywords.

### 1.3 Applications

- Smart glasses
- Wearables
- Headsets and true wireless earbuds
- Remote controls
- · Smart appliances



## 2 System Architecture

VL130 contains 2 operational domains: the always-on or AON domain, and the on-off switchable or OOD domain. The AON domain consists of modules that will remain powered on during all operations of the chip. These include the I2C interface to the host, the audio pre-processing, and the VAD (Voice Activity Detect) modules.

During operation, the AON domain remains powered on to continuously monitor and preprocess the incoming audio stream from the analog microphone. When the audio preprocessor detects human voice, it turns on the OOD domain. Al inferencing of the voice stream will then be performed. If the inference found a pre-defined wake word or a key word, VL130 will assert the "Wake" signal and save the inferenced key word to the data registers in the AON domain for consumption by the host via the I2C interface.

#### 2.1 Block Diagram



Figure 1: VL130 Block Diagram



### 3 Smart Microphone Application System

VL130 transforms a standard analog microphone module into a voice KWS smart microphone module. VL130 takes the output of the analog microphone, without interfering with the regular audio path, and performs AI inferencing on the microphone signal to detect occurrences of pre-defined wake word and key words. Upon spotting a pre-defined key word, the chip asserts the "wake" signal to the main processor (MCU in Figure 2) and provides the inference results via the I2C interface to the MCU for further processing. In this configuration, VL130 enables the smart microphone module to continuously listen for key word occurrences in the incoming voice stream at extremely low power consumption, only waking up the more power-hungry MCU when necessary.

VL130 achieves this transformation without any design changes required at the system level involving the microphone module and subsequent processor.



Figure 2: Microphone Input Block Diagram

WWW.PIMIC.AI 8 of 20



### 4 DC Electrical Characteristics

### 4.1 Absolute Maximum Ratings

Table 1: Absolute Maximum Ratings

| Parameter                    | Value            |
|------------------------------|------------------|
| Storage temperature          | -55 °C to 150°C  |
| Operating temperature        | -20 °C to +85°C  |
| Digital supply voltage range | 1.62 V to 1.98 V |
| Analog supply voltage range  | 1.62 V to 1.98 V |

## 4.2 Recommended Operating Conditions

Table 2: Power Supply Domains

| Supply group | Description    | Min  | Тур | Max  | Unit |
|--------------|----------------|------|-----|------|------|
| VDD          | Digital supply | 1.62 | 1.8 | 1.98 | V    |
| AVD          | Analog supply  | 1.62 | 1.8 | 1.98 | V    |
| BIAS         | MIC BIAS       | 1.62 | 1.8 | 1.98 | V    |

Table 3: Operating Temperature Ranges

| Parameter            | Min | Тур | Max | Unit |
|----------------------|-----|-----|-----|------|
| Ambient temperature  | -20 | 25  | 85  | °C   |
| Junction temperature | -40 | 25  | 125 | °C   |



## 4.3 Digital I/O Specifications

Table 4: Digital I/O Specifications @ typical conditions 1.8V, 25 deg C.

| Parameter                                            | Description                                                           | Min.    | Тур. | Max.    | Unit |
|------------------------------------------------------|-----------------------------------------------------------------------|---------|------|---------|------|
| V <sub>IL</sub>                                      | Input low voltage                                                     | -0.3    |      | 0.3*VDD | V    |
| V <sub>IH</sub>                                      | Input High voltage                                                    | 0.9*VDD |      | VDD+0.3 | V    |
| V <sub>OL</sub>                                      | Output low voltage                                                    |         |      | 0.7     | V    |
| V <sub>OH</sub>                                      | Output high voltage                                                   | 0.9*VDD |      |         | V    |
| I <sub>он</sub>                                      | Output high drive current                                             | 4       | 8    | 13      | mΑ   |
| los                                                  | Output standard drive current                                         | 5       | 9    | 14      | mΑ   |
| t <sub>LH</sub> /t <sub>HL</sub><br>(standard drive) | Rising time/Falling time<br>@standard drive with 12pf load<br>10%~90% |         |      | 4       | ns   |
| t <sub>LH</sub> /t <sub>HL</sub><br>(high drive)     | Rising time/Falling time<br>@high drive with 12pf load<br>10%~90%     |         |      | 3       | ns   |
| R <sub>PU</sub>                                      | GPIO Pull-up resistance                                               |         | 105K |         | Ω    |
| R <sub>PD</sub>                                      | GPIO Pull-down resistance                                             |         | 107K |         | Ω    |

WWW.PIMIC.AI 10 of 20



#### 5 AC Electrical Characteristics

### 5.1 Clock Timing

VL130 integrates an on-die 32.768kHz RC oscillator and PLL and does not require an external clock to operate.

### 5.2 Voice Activity Detection (VAD) and Keyword Al Inferencing



Figure 3: VAD and Keyword Al Inferencing Timing

VL130 saves power by dividing its operation into VAD (Voice Activity Detection) mode and Al inference mode. The chip continuously listens for human voice at extremely low power consumption levels. When human voice is detected, Al inferencing engine kicks in periodically for very short amount of time, owing to its highly efficient performance, to check if the voice stream contains any wake word or key word, until the voice activity stops. At that point, VL130 shuts down the inference engine to save power and goes back into the VAD always-listen mode for the next voice cycle and the mode operation repeats.



## 6 Pin and Signal Description

### 6.1 Pin Diagram

This pin assignment is preliminary and is subject to change.



Figure 4: DFN12 Pin Diagram

### 6.2 Pin List

Table 5: VL130 Pin Definitions

| Pin# | Pin name | Pin type | Description                                    |
|------|----------|----------|------------------------------------------------|
| 1    | BIAS     | Analog   | MIC BIAS                                       |
| 2    | MIC_IN_P | Analog   | MIC P port                                     |
| 3    | MIC_IN_N | Analog   | MIC N port                                     |
| 4    | WAKE     | Output   | Wake up to host chip                           |
| 5    | CLK_IN   | Input    | Clock input (Only for debugging)               |
| 6    | RSTN     | Input    | Reset (active low)                             |
| 7    | I2C_SDA  | 1/0      | I2C data                                       |
| 8    | I2C_SCL  | Input    | I2C clock                                      |
| 9    | AON      | Power    | Always-on supply 0.8V generated by on-chip LDO |
| 5    | AUN      | rowei    | (connect an external 1uF cap to VSS)           |
| 10   | VDD      | Power    | Digital power supply 1.8V                      |
| 11   | AVD      | Power    | Analog power supply 1.8V                       |
| 12   | GND      | Power    | Ground                                         |
| 13   | GND      | Power    | Ground (exposed pad)                           |

<u>WWW.PIMIC.AI</u> 12 of 20



#### 6.2.1 BIAS

The VL130 provides one MIC bias pin, which can be used to power various microphones. It is recommended that the microphones do not draw more than 4mA from the MICBIAS pin. There are options for connecting internal 2 Kohm resistor to the microphone and for low noise or low power mode. If MICBIAS is used in low power mode, typically 100nF or 200nF capacitor can be used along with MIC Bias level at VDDA. In the low noise mode, external 1uF or 4.7uF capacitor can be omitted by register settings when MIC Bias is used to power analog microphones.

#### 6.2.2 MIC\_IN\_P/ MIC\_IN\_N

The VL130 takes audio inputs from two pins MIC\_IN\_P and MIC\_IN\_N for differential analog microphone. For single output analog microphone, only MIC\_IN\_P is used. The VL130 only adds a small 100pF capacitive load to microphone so the audio effects is negligible.

#### 6.2.3 WAKE

This signal is used to interrupt or wakeup the application processor when the Wakeword/Keyword is detected.

#### 6.2.4 CLK\_IN

The VL130 provides an option only for debugging purposes to use an externally supplied 32kHz clock for the chip. This signal is not used for normal operation.

#### 6.2.5 RSTN

The VL130 provides an external hardware reset pin. Drive this pin to low and then high to reset VL130 via hardware signaling.

#### 6.2.6 | 12C\_SDA/12C\_SCL

VL130 provides one slave I2C peripheral and supports the following features:

- Peripheral mode with ID: 0x5E.
- 7-bit addressing.

The I2C slave peripheral handles communication between NC100 and the host MCU.





Figure 5: I2C Interface Signaling

The I2C interface consists of the SDA (data) and SCL (clock) signals.

An I2C operation begins with a START condition, which is a HIGH-to-LOW transition of I2C\_SDA while I2C\_SCL is HIGH (see Figure 5).

Following a START condition, the host device (host MCU) outputs an 8-bit sequence. The 8-bit sequence can represent a 7-bit device address to the peripheral device (for example, NC100) and a control bit, or it can simply represent an 8-bit data byte.

When it represents 7-bit address and control bit, the control bit indicates either a READ or a WRITE operation to the peripheral device. When the control bit is HIGH, it indicates the host is initiating a READ operation from the peripheral device. When the control bit is LOW, it means the host is initiating a WRITE operation to the peripheral device. If the 7-bit address matches the address of the peripheral device, the peripheral device will output an ACK (defined in the next section) during the  $9^{th}$  I2C\_SCL clock period.

To allow for the ACK response, the host device releases the I2C\_SDA bus after transmitting 8 bits. This action will result in the I2C\_SDA bus to float HIGH (due to the pull-up resistors on the bus), allowing the peripheral device to drive the bus in the 9<sup>th</sup> I2C\_SCL clock period, depending on the data transfer status as the following:

If the data transfer was successful, the peripheral device pulls the I2C\_SDA line LOW to indicate to the host device that the data transfer was successful.

If the data transfer was not successful, the peripheral device does not drive the I2C\_SDA and the I2C\_SDA line therefore remains high to indicate a data transfer failure to the host device.

An I2C interface operation is terminated by a STOP condition, which is a LOW-to-HIGH transition of I2C\_SDA while 12C\_SCL is HIGH. A STOP condition at the end of a read or

WWW.PIMIC.AI 14 of 20



write operation places the host device in a standby mode and leaves the I2C\_SDA bus undriven (floats HIGH) to allow another host on the bus to drive the next data transfer.



WWW.PIMIC.AI 15 of 20



## 7 Analog Microphone Inputs

As shown in Figure 6, the analog microphone inputs are connected to VL130 and the host MCU in the system with its BIAS provided by VL130.



Figure 6: Microphone Input Block Diagram

WWW.PIMIC.AI 16 of 20



### 8 Mechanical Information

### 8.1 DFN12 Package Dimensions



Figure 7: DFN12 Package Outline

### 8.2 DFN12 Solder Pad Pitch and Dimensions



Figure 8: DFN12 Solder Pad Pitch and Dimensions

WWW.PIMIC.AI 17 of 20



# 9 Reference Design

## 9.1 Signal-ended Output Analog Microphone



Figure 9: Single-ended Output Analog Microphone





## 9.2 Differential Output Analog Microphone



Figure 10: Differential Output Analog Microphone

<u>WWW.PIMIC.AI</u> 19 of 20



### **Revision History**

| Revision | Description                                            | Date       |
|----------|--------------------------------------------------------|------------|
| v1.0.0   | Initial external release.                              | 2024-05-15 |
| V2.0.0   | Part number and package update.                        | 2024-05-19 |
| v3.1.0   | Updated package pins and features.                     | 2024-05-24 |
| V3.2.0   | Updated diagrams and I2C operation descriptions, minor | 2025-01-14 |
|          | corrections.                                           |            |



#### **Disclaimer and Copyright Notice**

PIMIC has made every attempt to ensure the accuracy and reliability of the information provided in this document. However, the information is provided "as is" without warranty of any kind. The content of the document will be subject to change without prior notice. PIMIC does not accept any responsibility or liability for the accuracy, content, completeness, legal, or reliability of the information contained in this document. We shall not be liable for any loss or damage of whatever nature (direct, indirect, consequential, or other) whether arising in contract or otherwise, which may arise as a result of your use of (or inability to use) this document, or from your use of (or failure to use) the information on this document.

Copyright@2025 PIMIC. All rights reserved.

WWW.PIMIC.AI 20 of 20